## Digital Circuits and Systems Lecture 9 Factoring State Machines

Tian Sheuan Chang

大的FSM要如何設計?若其中state變化有規則,可以把有規則的部分獨立

### Outline [Dally Ch.17]

- Light flasher
- Traffic light controller

## 大的FSM要如何設計? Design A Large FSM

#### 先講結論 Short Summary

- 若其中state變化有規則,
  - 可以把有規則的部分,單獨分離開來 Separate the regular part
  - 形成階層式FSM, Design a hierarchical FSM
- 好處
  - 更簡單
  - 所需硬體更少

#### 設計哲學: 把大問題切割成小問題, 比較好作

- Divide and Conquer: Divide a big problem into several smaller problems
- Last lecture data/control partitioning
- This lecture factoring state machines
- Later system partitioning

Similar to factoring in logic design and constant multiplication

$$a(b+c)+bc = ab+ac+bc$$
  
 $X^*(011011011011_2) = X^*011^*(2^0 + 2^3 + 2^6 + 2^9)$ 

#### LIGHT FLASHER

#### Specification Of Light Flasher

- Inputs: in
- Outputs: out
- Operation:
  - When in = 1, FSM goes through 5 sequences:
  - On-Off-On-Off-On
  - Each On sequence:
    - out = 1
    - 6 cycles long
  - Each Off sequence:
    - out = 0
    - 4 cycles long
  - After 5 sequences, FSM goes back to OFF state to wait for new input

### Light Flasher State Diagram



- On-Off-On-Off-On
- Each On sequence:
  - out = 1
  - 6 cycles long
- Each Off sequence:
  - out = 0
  - 4 cycles long

這很直接,但很多on 或 off 作的事情一樣,可以不用那麼多 State

### Factored light flasher



\*Timer loads value 5 or 3, based on tsel

#### State diagram of factored light flasher





```
module Flash(clk, rst, in, out);
input clk, rst, in ; // in triggers start of flash sequence
output out ;  // out drives LED
reg out; // output
wire [`SWIDTH-1:0] state, next; // current state
reg [`SWIDTH-1:0] next1 ; // next state without reset
reg tload, tsel; // timer inputs
             // timer output
wire done;
// instantiate state register
DFF #(`SWIDTH) state reg(clk, next, state);
// instantiate timer: data path
 Timer1 timer(clk, rst, tload, tsel, done);
```



```
always @* begin
  case(state)
   'S OFF: {out, tload, tsel, next1} =
       {1'b0, 1'b1, 1'b1, in?`S_A:`S_OFF};
   'S A: {out, tload, tsel, next1} =
       {1'b1, done, 1'b0, done? `S B: `S A };
   'S B: {out, tload, tsel, next1} =
       {1'b0, done, 1'b1, done? `S C: `S B };
   'S C: {out, tload, tsel, next1} =
       {1'b1, done, 1'b0, done? `S D: `S C};
   'S D: {out, tload, tsel, next1} =
       {1'b0, done, 1'b1, done? `S E: `S D };
   'S E: {out, tload, tsel, next1} =
       {1'b1, done, 1'b1, done ? `S OFF: `S E };
   default:{out, tload, tsel, next1} =
       {1'b1, done, 1'b1, done ? `S OFF: `S E };
  endcase
 end
 assign next = rst ? `S OFF : next1;
endmodule
```

# Waveforms from simulation of light-flasher FSM



#### Still redundancy in state diagram



On-Off-On-Off-On

On-Off-On-Off-On

```
States A, C, E are similar (Flash on)

States B, D are similar (Flash off)

Can we reduce the state number by looking into these similar features?
```

還可以再化簡,除原來數on/off 的cycle數外,用另一個算剩下的flash 個數 => Double factored FSM

#### Factor out "flash number"



Why factoring out? Speed and programmability.

## State diagram of double-factored light flasher





On-Off-On-Off-On

Off: timer, counter load 要倒數的值 (n-1: e.g 3 for four flashes)

FLASH: out =1 (on), timer 開始倒數,counter 不數,數到最後一個cycle, tdone = 1, 看cdone值進入space 或off

SPACE: out = 0 (off), timer 開始倒數,counter 不數,數到最後一個cycle, tdone = 1, counter-1 ,進入FLASH

```
module Flash2(clk, rst, in, out) ;
  input clk, rst, in ; // in triggers start of flash sequence
 output out ;
                 // out drives LED
                                  // output
 reg out;
 wire [`XWIDTH-1:0] state, next; // current state
 reg tload, tsel, cload, cdec; // timer and countr inputs
                       // timer and counter outputs
 wire tdone, cdone;
 // instantiate state register
                                                                      tdone ∧ cdone
 DFF #(`XWIDTH) state reg(clk, next, state) ;
                                                                    in
                                                                               tdone
                                                                                                  tdone
 // instantiate timer and counter
 Timer1 timer(clk, rst, tload, tsel, tdone);
                                                                                      tdone ∧ cdone
  Counter1 counter(clk, rst, cload, cdec, cdone);
                                                                                                        tdone
                                                          (b)
                                                                               FLASH
                                                                    OFF
                                                                                                 SPACE
  always @(*) begin
                                                                   tload= 1
                                                                             tload = tdone
                                                                                                tload = tdone
   case(state)
                                                                   tsel = 1
                                                                               tsel = 0
                                                                                                 tsel = 1
      `X OFF: {out, tload, tsel, cload, cdec, next1} =
                                                                                                 cload = 0
                                                                  cload = 1
                                                                               cload = 0
                                                                   cdec = 0
                                                                               cdec = 0
                                                                                                cdec = tdone
              {1'b0, 1'b1, 1'b1, 1'b1, 1'b0,
                                                                   out = 0
                                                                               out = 1
                                                                                                  out = 0
               in ? `X FLASH : `X OFF } ;
      `X FLASH: {out, tload, tsel, cload, cdec, next1} =
              {1'b1, tdone, 1'b0, 1'b0, 1'b0,
               tdone ? (cdone ? `X OFF : `X SPACE) : `X FLASH } ;
      `X SPACE: {out, tload, tsel, cload, cdec, next1} =
              {1'b0, tdone, 1'b1, 1'b0, tdone,
               tdone ? `X FLASH : `X SPACE } ;
    endcase
  end
  assign next = rst ? `X OFF : next1 ;
```

endmodule

## Waveforms from simulation of twicefactored light flasher



#### Modifying the light flasher

- Making the light's "on" state last 7 cycles
- Adding 2 more "on" states
- The 3<sup>rd</sup> "on" lasts 15 cycles

 Making the light flash 206 times, which each flash lasting an arbitrary, predetermined number of cycles

Exercise: use the previous example to meet these requirements by changing parameters from the datapaths.

#### TRAFFIC LIGHT CONTROLLER

#### Cynical view of lecture up to now

- All we've done is build a counter with three subfields
  - Each field increments when previous field "wraps"
  - Most significant field is count
  - Next is on/off
  - Least is timer
- Lets look at a less trivial problem

# Specification Of A New Traffic-Light Controller

- Inputs: car\_ew, car\_It 東西向,左轉車輛
- Outputs: nsgyr ewgyr ltgyr 南北向,東西向,左轉燈號
- Operation:
  - Default: green light for north-south road
  - If car\_lt: green light for left-turn
    - If ~car\_lt & car\_ew: green light for east-west road
  - Green light for left-turn and east-west roads stay on until either:
    - No more cars, or
    - Green light timer expires
  - Each green, yellow, and red light stay on for a time interval
  - Lighting sequence: green -> yellow -> red

#### Number of states required by 'flat' machine

- Sequences for NS, EW, LT (3)
- States in each sequence Yellow, Red, Green (3)
- Time in each state 9, 5, or 4 cycles (6)
- Time remaining before return to NS (13)
- Total states  $3 \times 3 \times 6 \times 13 = 702$

#### 階層式看法

- Sequences for NS, EW, LT (3)
  - States in each sequence Yellow, Red, Green (3)
    - Time in each state 9, 5, or 4 cycles (6)
- Time remaining before return to NS (13)

#### Block diagram of factored machine



State diagram of master FSM ok & (!car\_lt | tdone)



方向燈號

- Default: green light for north-south road
- If car\_lt: green light for left-turn
  - If ~car\_lt & car\_ew: green light for east-west road
- Green light for left-turn and east-west roads star
  - No more cars, or
  - Green light timer expires

```
//Master FSM
// car ew - car waiting on east-west road
// car lt - car waiting in left-turn lane
// ok - signal that it is ok to request a new direction
   dir - output signaling new requested direction
module TLC Master(clk, rst, car ew, car lt, ok, dir) ;
  input clk, rst, car ew, car lt, ok;
 output [1:0] dir;
  wire [`MWIDTH-1:0] state, next; // current state and next state
  reg [`MWIDTH-1:0] next1; // next state without reset
  req tload;
                                // timer load
  reg [1:0] dir ;
                             // direction output
  wire tdone ;
                                 // timer completion
  // instantiate state register
  DFF #(`MWIDTH) state reg(clk, next, state) ;
  // instantiate timer
  Timer #(`TWIDTH) timer(clk, rst, tload, `T EXP, tdone) ;
  always @(state or rst or car ew or car lt or ok or tdone) begin
    case (state)
      `M NS: {dir, tload, next1} =
             { `M NS, 1'b1, ok ? (car lt ? `M LT
                                        : (car_ew ? `M EW : `M NS))
                              : `M NS} ;
      `M EW: {dir, tload, next1} =
             {`M EW, 1'b0, (ok & (!car ew | tdone)) ? `M NS : `M EW} ;
      `M LT: {dir, tload, next1} =
             {`M LT, 1'b0, (ok & (!car ew | tdone)) ? `M NS : `M LT} ;
     default: {dir, tload, next1} =
             {`M LT, 1'b0, (ok & (!car ew | tdone)) ? `M NS : `M LT} ;
    endcase
  end
  assign next = rst ? `M NS : next1 ;
```



決定目前主要綠燈方向

#### Block diagram of factored machine



#### State diagram of light FSM



- Sequences for NS, EW, LT (3)
  - States in each sequence Yellow, Red, Green (3)
    - Time in each state 9, 5, or 4 cycles (6)

On signal indicates that a green light is requested.

Note. tdone here refers to the local timer signal in this light FSM



### Light "handshake"





```
module TLC Light(clk, rst, on, done, light) ;
  input clk, rst, on ;
  output done ;
  output [2:0] light;
  reg [2:0] light;
  req done ;
 wire [`LWIDTH-1:0] state, next; // current state, next state
                              // next state w/o reset
  reg [`LWIDTH-1:0] next1 ;
                                                                                    tdone
  reg tload;
  reg [`TWIDTH-1:0] tin ;
  wire tdone ;
                                                                          tdone & on.
                                                                    RED
  // instantiate state register
  DFF #(`LWIDTH) state reg(clk, next, state) ;
                                                                  light = RED
                                                                                 light = GREEN
                                                                tload = tdone & on
                                                                                tload = tdone & !on
                                                                time = T_GREEN
                                                                                time = T_YELLOW
  // instantiate timer
                                                                 done = !tdone
                                                                                  done = tdone
 Timer timer(clk, rst, tload, tin, tdone) ;
  always @(state or rst or on or tdone) begin
                                                                       依照timer時間變化紅綠燈
    case (state)
                                                                        適時控制timer的倒數值,
      `L RED: {tload, tin, light, done, next1} =
              {tdone & on, `T GREEN, `RED, !tdone,
                                                                       決定紅綠燈秒數
               (tdone & on) ? `L GREEN : `L RED} ;
      `L GREEN: {tload, tin, light, done, next1} =
              {tdone & !on, `T YELLOW, `GREEN, tdone,
               (tdone & !on) ? `L YELLOW : `L GREEN} ;
      `L YELLOW: {tload, tin, light, done, next1} =
              {tdone, `T RED, `YELLOW, 1'b1, tdone ? `L RED : `L YELLOW} ;
      default: {tload, tin, light, done, next1} =
              {tdone, `T RED, `YELLOW, 1'b1, tdone ? `L RED : `L YELLOW} ;
    endcase
  end
  assign next = rst ? `L RED : next1 ;
```

tdone & !on

light = YELLOW

tload = tdone

time = T RED

done = 1

#### The Combiner



 Notify master when legal to change (green, able to go red)

```
- ok = on & done
```

Trigger a red light when master changes direction

```
- on = (dir == cur_dir)
```

 Update the current direction to input dir when all lights are red and able to go green

```
- next_dir = (!on & !done) ?
    dir : cur_dir
```

Trigger a green light when cur\_dir has been updated

```
- on = (dir == cur_dir)
```

 Output red lights for the two directions that are not cur\_dir

endmodule

```
// Combiner -
    dir - direction request from master FSM
    ok - acknowledge to master FSM
    lights - 9-bits to control traffic lights {NS,EW,LT}
module TLC Combiner(clk, rst, dir, ok , lights) ;
 input clk, rst;
 input [1:0] dir ;
 output ok ;
 output [8:0] lights ;
 wire done ;
 wire [2:0] light;
 reg [8:0] lights;
 wire [1:0] cur dir ;
 // current direction register
 DFF #(2) dir reg(clk, next dir, cur dir) ;
 // light FSM
 TLC Light lt(clk, rst, on, done, light) ;
 // request green from light FSM until direction changes
 wire on = (cur dir == dir) ;
 // update direction when light FSM has made lights red
 wire [1:0] next dir = rst ? 2'b0 : ((!on & !done) ? dir : cur_dir) ;
 // ok to take another change when light FSM is done
 wire ok = on & done ;
 // combine cur dir and light to get lights
 always @(cur dir or light) begin
   case(cur dir)
      `M NS: lights = {light, `RED, `RED} ;
      `M EW: lights = {`RED, light, `RED} ;
                                                     選到的方向,根據規則變化紅綠燈
      `M LT: lights = {`RED, `RED, light} ;
                                                     其它沒選到的都紅燈
     default: lights = {`RED, `RED, `RED} ;
   endcase
 end
```

N C T U . E E . Hsinchu, Taiwan

# Waveforms from simulation of factored machine



#### Summary

- Factoring state machines
  - Separate state into multiple 'orthogonal' state variables
  - Each is simpler to handle (fewer states)
  - Total number of states is product of numbers of sub-states
  - "Factors out" repetitive sequences
  - Hierarchical structure